Possible 3 Month CTH | No Fees | Do Not Re-Post | Confidential
Skype interview is mandatory please provide the candidates skype ID, VIDEO INTERVIEW IS MANDATORY. NO CPT ALLOWED.
Submit candidates under their legal name and use only *** template
Candidates photo ID IS MANDATORY FOR ALL CANDIDATES EVEN CITIZENS.
In Your Submission Include
Phone #:
Email Address
Location (City and State):
Relocate
Availability to start:
Visa Type And Expiration Date
Hiring Status: C2C/W2/1099QOpen for CTH (y/n):
Timeslots for Skype interview (provide Skype ID)
Due to additional onboarding requirements, a meet and greet is required for all new hires.
Candidates must be willing to go to the closest ***, Client, or offsite location as indicated by project team to meet with a *** team member prior to starting their assignment.
If the candidate is not local, travel will be required at the expense of the *** project team (will receive project code for vendor to submit invoices in SAP Fieldglass for reimbursement). If travel is involved, will send travel policy document for the candidate to adhere to
Vendors: If your candidate is selected for interview, you need to take screenshot of candidate and interviewer once interview is initiated. THIS IS NOW MANDATORY FOR ALL INTERVIEWS to confirm candidate is same as person in CV.
Marie Samayoa
OBO Tactical Procurement | Procurement
- North America | Guatemala
Email: ***
Role: Verification Infrastructure Engineer
Work Location: San Francisco, CA / Seattle, WA / Santa Clara, CA
CAD/EDA Silicon Design/Verification Infrastructure
Minimum Qualifications
Minimum 5 years of experience in EDA/CAD SoC/IP design and/or verification infrastructure development
Proficiency in modern Python (Python 3.x) - intermediate or above - demonstrated by work experience
knowledge of AISC/SoC flow, System Verilog/UVM
Experience in development in Linux based environments (Shell scripting, Makefile, etc.)
"Work on subsystems with multiple processors (ARM/RISC) and NOC, focusing on integration testing, and top-level functionalities.
"Utilize your experience with UVM-based SoC verification.
"Apply your working knowledge of C to understand existing code, write basic tests, compile, and create hex code for processor tests.
"Engage in design verification involving concurrency and simultaneous memory access.
"Define and implement SoC verification plans and build verification test benches for sub-system/SoC level verification.
"Develop functional tests based on the verification test plan.
"Drive design verification to closure using defined metrics for test plans, functional, and code coverage.
"Debug, root-cause, and resolve functional failures in the design in collaboration with the Design team.
"Collaborate with cross-functional teams (Design, Model, Emulation, and Silicon validation) to ensure the highest design quality.
"Develop and drive continuous improvements in design verification using the latest methodologies, tools, and technologies.