MindSource

Senior Design Verification Engineer

Sunnyvale, CA, US

$110–$115
12 days ago
Save Job

Summary

Title: Sr. Design Verification Engineer

Location: Onsite - Sunnyvale, CA (or) Austin, TX

Duration: Long-term

Type: Contract (W2/C2C)

Rate: $110-$115/hr


Responsibilities

  • Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification
  • Develop functional tests based on verification test plan
  • Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage
  • Debug, root-cause, and resolve functional failures in the design, partnering with the Design team
  • Collaborate with cross-functional teams like Design, Model, Emulation, and Silicon validation teams towards ensuring the highest design quality


Minimum Qualifications:

  • 10-15 years of experience
  • B.S or M.S degree in Electrical Engineering, Computer Engineering or Computer Science
  • Hands-on experience in Verilog, SystemVerilog, C/C++ based verification, and UVM methodology
  • Experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies
  • Experience in EDA tools and scripting (Python, Perl, Shell) used to build tools and flows for verification environments.
  • Experience in architecting and implementing Design Verification infrastructure and executing the complete verification cycle


Preferred Qualifications

  • Experience in the development of UVM based verification environments from scratch
  • Experience with Design verification of Data-center applications like Video, AI/ML, and Networking designs
  • Experience with revision control systems like Mercurial(Hg), Git or SVN
  • Experience with verification of ARM/RISC-V based sub-systems or SoCs


Interested candidates please email your latest updated resume to [email protected]

How strong is your resume?

Upload your resume and get feedback from our expert to help land this job

People also searched: