Monolithic Power Systems, Inc.

Principal High Speed Clocking Design Engineer

Chengdu, Sichuan, CN

20 days ago
Save Job

Summary

Summary:

The candidate will be part of the memory design team supporting the definition, specification, system simulation and implementation of future DDR, LPDDR related product IPs. The focus of the activity will be centered around the circuit architecture and design of critical high-speed analog and digital blocks, definition of specifications for the high-speed data path.

RESPONSIBILITIES:

  • This is a lead position where the designer will own the critical clocking blocks such as PLL, VCO, PI.
  • Ownership of high-speed analog/mixed signal designs at chip and block level
  • Design, simulate and characterize high-performance and high-speed circuits
  • Create high level model for design tradeoff analysis and behavior model for verification simulations
  • Work with digital/system teams to define architecture and design plan to achieve budget, schedule and project deliverable goal
  • Create floor plan and work with layout team to demonstrate post extraction performance
  • Document analysis and simulation to show that design achieves critical electrical, timing parameters and pre-silicon verification flow
  • Work with the lab and system team for test plan, silicon bring-up and characterization
  • Understand and disseminate applicable standards and its relevance in a given project to team
  • Mentor junior designers
  • Participate and contribute to the definition of development flows that improve efficiency and quality of design execution

REQUIREMENTS:

  • MS EE and 7+ years or PhD EE and 5+ years’ experience of analog/mixed-signal circuit design
  • Prior design experience in ultra-low noise PLL designs supporting sub-pico second high-frequency jitter (1UI, 2UI, 3UI) and random noise
  • Prior experience in ultra-noise, high-linearity, low-power PI architectures
  • Prior experience in memory clock tree designs
  • Knowledge of DDR5 specifications
  • Prior experience in DLL architectures a plus
  • Prior experience with data buffer architectures a plus
  • Prior experience with bandwidth peaking approaches a plus.
  • Solid knowledge of design principles for practical design tradeoffs
  • Solid knowledge of the basic building blocks like bias, op-amp and LDO
  • Experience in working in leading R&D and future technology development projects is desirable

How strong is your resume?

Upload your resume and get feedback from our expert to help land this job