Millions of people experience Synaptics every day. Our technology impacts how people see, hear, touch, and engage with a wide range of IoT applications -- at home, at work, in the car or on the go.
We solve complex challenges alongside the most influential companies in the industry, using the most advanced algorithms in areas such as machine learning, biometrics, and video processing, combined with world class software and silicon development.
Overview
Synaptics is looking for a Princiapal Design for Test Engineer to join our dynamic and growing organization. You will be responsible for architecting methodologies and flows for WLAN DFT, ATPG, automation, and pre/post Silicon debug. This position reports to the VP, Silicon Engineering.
Responsibilities & Competencies
Job Duties
Technically Lead DFT development
Lead work on DFT flow and methodology to insert scan, mbist, ssn, ijtag / jtag, bscan
ATPG test pattern generation and simulation in RTL and GLS and PG with and without timing
Analyse DFT timing paths to define exceptions and improve architecture to ease complex DFT timing paths
Develop DFT architecture and the implementation of MBIST, SCAN, and BSCAN for multi-million gate SoCs targeted for Voice Assistant & Multimedia applications
Collaborate with other team members to drive DFT methodology and flow to make it more efficient
Responsible for pre-silicon validation for all the DFT logic in block/full-chip and post-silicon bring up and yield analysis
Synthesize / optimize the DFT logic for best PPA
Responsible for the Static Timing Closure for all the test logic in block/full-chip
Competencies
In depth understanding of DFT architecture and digital design concepts
Deep understanding of DFT methodologies and flows using industry standards EDA tools (Mentor / Synopsys).
Should have excellent debugging and analytical abilities.
Proficient in scripting skills (TCL / Phython / Perl)
Excellent communication, interpersonal and analytical skills, including the ability to communicate complex, interactive design concepts clearly
Ability to work with dynamic, geographically distributed teams, with the passion to become part of cross-functional teams as necessary to ensure testability
Proactive, self-starter, able to work independently in a fast-paced environment to complete projects on time with minimal guidance
Well organized with strong attention to detail; proactively ensures work is accurate
Positive attitude and work ethic; unafraid to ask questions and explore new ideas
Resourceful and able to solve complex problems through adaptation of existing technology and investigation of new technology to resolve complex problems
Willingness to mentor developing engineers
Qualifications (Requirements)
Bachelor’s degree (master’s preferred) in Electrical Engineering or related field, or equivalent
12+ years of relevant working experience
Demonstrated expertise with DFT architecture – DFT planning for complex multi-million gate SoCs
Hands on expertise with Scan/EDT, MBIST, and Boundary Scan for complex multi-million gate SoCs in cutting edge process nodes.
Deep experience in the area of DFT, ATPG, Scan Insertion, MBIST, JTAG/IJAT, SSN
Experience in creating iJTAG structure in Verilog
Experience with deep debug through waveform
Direct experience using PERL scripting to create and maintain EDA tool flows
Hands-on experience on DFT insertion, pre and post silicon debug
Experience with Logic Synthesis and Static Timing Closure is a strong plus
Working knowledge of Tessent tool flow is a strong plus
Minimal travel up to 10%
Belief in Diversity
Synaptics is an Equal Opportunity Employer committed to workforce diversity. Qualified applicants will receive consideration without regard to race, sex, sexual orientation, gender identity, national origin, color, age, religion, protected veteran or disability status, or genetic information.
How strong is your resume?
Upload your resume and get feedback from our expert to help land this job
How strong is your resume?
Upload your resume and get feedback from our expert to help land this job